

# TSL4531

# **Digital Ambient Light Sensor**

# **General Description**

The TSL4531 family of devices provides ambient light sensing (ALS) that approximates human eye response under a variety of lighting conditions. The devices have three selectable integration times and provide a direct 16-bit lux output via an I<sup>2</sup>C bus interface. The wide dynamic range of the ALS makes it particularly useful in outdoor applications where it is exposed to direct sunlight. The device is ideal for use in automatic control of street lights and security, billboard, and automotive lighting. The TSL4531 devices can also be used in solid state and general lighting for automatic control and daylight harvesting to maximize energy conservation. Other applications include display backlight control to extend battery life and optimize visibility in cell phones, tablets, and notebooks.

Ordering Information and Content Guide appear at end of datasheet.

## **Key Benefits & Features**

The benefits and features of this device are listed below:

Figure 1: **Added Value of Using TSL4531** 

| Benefits                                                                                   | Features                                                                                                                     |
|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| Requires no Lux Equation Software Calculations                                             | Simple Direct Lux Output                                                                                                     |
| Enables Automatic Display Brightness Control for<br>Reduced Total System Power Consumption | Approximates Human Eye Response in Diverse<br>Lighting Conditions                                                            |
| Enables Application Versatility in Varying Lighting<br>Environments                        | Three User-Selectable Integration Times<br>(100 ms, 200 ms and 400 ms)                                                       |
| Enables 3 Lux to 220k Lux Bright Sunlight Operation                                        | Wide Dynamic Range                                                                                                           |
| Multiple Integration Times Enables the Rejection of<br>50 Hz/60 Hz Lighting Ripples        | Rejects 50 Hz/60 Hz Lighting Ripple                                                                                          |
| Enabling a Low Active and Power-Down Modes<br>Reduces Average Power Consumption            | <ul> <li>Low Active Current (110 μA typical) with Power<br/>Down Mode (2.2 μA typical) Enables Green<br/>Products</li> </ul> |
| Digital Interfaces are Less Susceptible to Noise                                           | 16-bit Digital Output with I <sup>2</sup> C Compatibility                                                                    |
| Reduces Board Space Requirements while<br>Simplifying Designs                              | Ultra-Small 2 mm × 2 mm ChipLED (CL) Package                                                                                 |
| 2.5 V Power Rail Enables Low-Power Operation                                               | 2.5-V Supply Voltage with 1.8-V Logic Interface                                                                              |



## **Applications**

The applications of TSL4531 include:

- Outdoor Lighting Control
  - · Street Lights
  - · Security Lights
  - · Traffic Signals
  - · Commercial Billboards
- Display Backlight Control
  - · Automotive Instrumentation
  - Cell Phones
  - Tablets and Notebooks
- Solid-State and General Lighting and Daylight Harvesting
  - Commercial Lighting
  - Industrial Lighting

## **Block Diagram**

The functional blocks of this device are shown below:

Figure 2: Functional Block Diagram



## **Detailed Description**

The device contains a photodiode array, an integrating analog-to-digital converter (ADC), signal processing circuitry, lux calculation logic, and an I<sup>2</sup>C serial interface on a single CMOS integrated circuit to provide lux data with a 16-bit output. No external circuitry is required for signal conditioning. The device features power management modes where the user can select continuous operation mode, single data acquisition cycle operation mode, and power savings mode by which the device enters a power savings state between data acquisitions. The device has three user-selectable integration times of 100 ms, 200 ms, or 400 ms, allowing the user to adjust the sensitivity of the device.

Page 2

Document Feedback

[v1-00] 2016-Aug-31



# **Pin Assignment**

The TSL4531 pin assignments are described below.

Figure 3: Pin Diagram

# Package CL ChipLED (Top View):

Package drawing is not to scale.



Figure 4: Pin Description

| Pin Number | Pin Name | Pin Type     | Description                                                    |  |
|------------|----------|--------------|----------------------------------------------------------------|--|
| 1          | $V_{DD}$ |              | Supply voltage.                                                |  |
| 2          | GND      |              | Power supply ground. All voltages are referenced to GND.       |  |
| 3          | SDA      | Input/Output | out I <sup>2</sup> C serial data I/O terminal — bidirectional. |  |
| 4          | SCL      | Input        | t I <sup>2</sup> C serial clock input terminal.                |  |

ams Datasheet Page 3
[v1-00] 2016-Aug-31 Document Feedback



# **Absolute Maximum Ratings**

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

Figure 5:
Absolute Maximum Ratings Over Operating Free-Air Temperature Range (unless otherwise noted)

| Parameter                                   | Min   | Max | Units | Comments                             |
|---------------------------------------------|-------|-----|-------|--------------------------------------|
| Supply voltage, V <sub>DD</sub>             |       | 4.5 | V     | All voltages are with respect to GND |
| Input terminal voltage                      | -0.5  | 4.5 | V     |                                      |
| Output terminal voltage                     | -0.5  | 4.5 | V     |                                      |
| Output terminal current                     | -1    | 20  | mA    |                                      |
| Storage temperature range, T <sub>stg</sub> | -40   | 85  | ۰C    |                                      |
| ESD tolerance, human body model             | ±2000 |     | V     |                                      |

Page 4ams DatasheetDocument Feedback[v1-00] 2016-Aug-31



# **Electrical Characteristics**

All limits are guaranteed. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods.

Figure 6: **Recommended Operating Conditions** 

| Symbol          | Parameter                      | Min | Nom | Max | Unit |
|-----------------|--------------------------------|-----|-----|-----|------|
| V <sub>DD</sub> | Supply voltage                 | 2.3 | 2.5 | 3.3 | V    |
| T <sub>A</sub>  | Operating free-air temperature | -15 |     | 70  | °C   |

Figure 7: Operating Characteristics,  $V_{DD} = 2.5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

| Symbol                               | Parameter                                 | Conditions            | Min                 | Тур | Max                 | Units |  |
|--------------------------------------|-------------------------------------------|-----------------------|---------------------|-----|---------------------|-------|--|
|                                      |                                           | Active <sup>(1)</sup> |                     | 110 | 130                 |       |  |
| I <sub>DD</sub> Supply current       | Power down — no I <sup>2</sup> C activity |                       | 2.2                 | 4   | μΑ                  |       |  |
| I <sub>LEAK</sub>                    | Leakage current, SDA and<br>SCL pins      |                       | -5                  |     | 5                   | μА    |  |
| V <sub>IH</sub>                      | SCL, SDA input high voltage               | TSL45311, TSL45315    | 0.7 V <sub>DD</sub> |     |                     | V     |  |
| VIII See, 35/(iii)pat tiigii voitage | TSL45313, TSL45317                        | 1.25                  |                     |     | ,                   |       |  |
| V <sub>IL</sub>                      | SCL, SDA input low voltage                | TSL45311, TSL45315    |                     |     | 0.3 V <sub>DD</sub> | V     |  |
|                                      |                                           | TSL45313, TSL45317    |                     |     | 0.54                | . v   |  |

#### Note(s):

1. The average supply current will be slightly lower when PSAVESKIP = 0.

ams Datasheet Page 5 **Document Feedback** 



Figure 8:

ALS Characteristics,  $V_{DD} = 2.5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ ,  $TCNTRL = 1 \times (Tint = 400 \text{ ms})$  (unless otherwise noted)

| Parameter                  | Test Conditions                                                                  | Min   | Тур  | Max   | Unit          |
|----------------------------|----------------------------------------------------------------------------------|-------|------|-------|---------------|
| ADC count range            |                                                                                  | 0     |      | 65535 | counts        |
| ADC count value            | $\lambda_p$ = white LED, CCT = 4000K, E <sub>V</sub> = 1000 lux                  |       | 1000 |       | counts        |
| ADC Count value            | $\lambda_p = 880 \text{ nm} + 940 \text{ nm}, E_e = 345 \mu\text{W/cm}^2 ^{(1)}$ |       |      | 3     | counts        |
| ADC count value ratio      | Inc std A/Fluorescent F12 (2) (4)                                                | 80    |      | 120   | %             |
| Sensor output responsivity | $\lambda_p$ = white LED, CCT = 4000K                                             | 0.8   | 1    | 1.2   | count/<br>lux |
| Dynamic range              | Incandescent light source: STD A (3) (4)                                         | 3     |      | 220k  | lux           |
| Temperature coefficient    | -15°C to 0°C                                                                     | -0.25 |      | 0     | %/°C          |
| remperature coemcient      | 0°C to 70°C                                                                      | -0.20 |      | 0     | /0 / C        |
|                            | TCNTRL = 10                                                                      | 96    | 100  | 104   |               |
| Integration time           | TCNTRL = 01                                                                      | 192   | 200  | 208   | ms            |
|                            | TCNTRL = 00                                                                      |       | 400  | 416   |               |
|                            | TCNTRL = 10, PSAVESKIP = 0 (5)                                                   | 110.4 | 115  | 119.6 |               |
| Total cycle time           | TCNTRL = 01, PSAVESKIP = 0 (5)                                                   | 220.8 | 230  | 239.2 | ms            |
|                            | TCNTRL = 00, PSAVESKIP = 0 (5)                                                   | 441.6 | 460  | 478.4 |               |

## Note(s):

- 1. Combination of IR LEDs used with peak wavelengths of 880 nm and 940 nm for IR rejection production test.
- 2. Incandescent STD A light source at 300 lux. Fluorescent F12 light source at 300 lux.
- 3. 220k lux reading possible with TCNTRL set to  $4 \times$  MULTIPLIER (Tint = 100 ms).
- 4. Not tested in production.
- 5. When PSAVESKIP = 1, total cycle time equals integration time.

Page 6ams DatasheetDocument Feedback[v1-00] 2016-Aug-31



# **Timing Characteristics**

The timing characteristics of TSL4531 are given below.

Figure 9: AC Electrical Characteristics,  $V_{DD} = 2.5 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$  (unless otherwise noted)

| Parameter (1)          | Description                                                                                  | Min | Max  | Units |
|------------------------|----------------------------------------------------------------------------------------------|-----|------|-------|
| f <sub>(SCL)</sub>     | Clock frequency                                                                              |     | 400  | kHz   |
| t <sub>(BUF)</sub>     | Bus free time between start and stop condition                                               | 4.7 |      | μs    |
| t <sub>(HDSTA)</sub>   | Hold time after (repeated) start condition. After this period, the first clock is generated. | 4   |      | μs    |
| t <sub>(SUSTA)</sub>   | Repeated start condition setup time                                                          | 4.7 |      | μs    |
| t <sub>(SUSTO)</sub>   | Stop condition setup time                                                                    | 4   |      | μs    |
| t <sub>(HDDAT)</sub>   | Data hold time                                                                               |     |      | ns    |
| t <sub>(SUDAT)</sub>   | Data setup time                                                                              |     |      | ns    |
| t <sub>(LOW)</sub>     | SCL clock low period                                                                         |     |      | μs    |
| t <sub>(HIGH)</sub>    | SCL clock high period                                                                        | 4   |      | μs    |
| t <sub>(TIMEOUT)</sub> | Detect clock/data low timeout                                                                |     | 35   | ms    |
| t <sub>(F)</sub>       | Clock/data fall time                                                                         |     | 300  | ns    |
| t <sub>(R)</sub>       | Clock/data rise time                                                                         |     | 1000 | ns    |
| C <sub>i</sub>         | Input pin capacitance                                                                        |     | 10   | pF    |

#### Note(s):

 ${\bf 1.\,Specified\,\,by\,\,design\,\,and\,\,characterization-not\,production\,\,tested.}$ 

# **Timing Diagrams**

Figure 10: Parameter Measurement Information



ams Datasheet Page 7
[v1-00] 2016-Aug-31 Document Feedback



# Typical Operating Characteristics

Figure 11: Normalized Spectral Responsivity



Figure 12: Normalized Responsivity vs. Angular Displacement -CL Package



Page 8ams DatasheetDocument Feedback[v1-00] 2016-Aug-31



Figure 13: I<sub>DD</sub> vs. V<sub>DD</sub>



Figure 14: Output vs. Illuminance



ams Datasheet Page 9
[v1-00] 2016-Aug-31 Document Feedback



## **Principles of Operation**

### **Analog-to-Digital Converter**

The TSL4531 contains one integrating analog-to-digital converter (ADC) that integrates the current from the photodiode array. Upon completion of the conversion cycle, the conversion result is transferred to the data registers. Transfers are double-buffered to ensure that invalid data is not read during the transfer. After the transfer, the device will either automatically begin another integration cycle, or enter power-down mode, depending upon the mode setting in the control register.

The device features several key power management features. The mode of operation can be controlled to provide either continuous operation or single acquisition operation followed by a power-down state. In the continuous operation, a secondary mode can be enabled allowing the device to go into a low-power state in between each acquisition cycle.

The device allows the user to control the integration time. This enables the user to control the sensitivity of the device to allow for the greater dynamic range needed in bright lighting conditions such as sunlight. Integration times of 400 ms, 200 ms, or 100 ms are available. All integration times are multiples of 50 ms, allowing rejection of 50/60-Hz ripple present in a typical fluorescent lights. The lux output needs to be scaled depending on the integration time as shown in the calculating lux section.

## **Calculating Lux**

The ADC output is a 16-bit number that is directly proportional to the value that approximates the human eye response in the commonly used illuminance unit of lux. The light level can be calculated using the following expression.

```
Light Level (lux) = MULTIPLIER \times [(DATAHIGH << 8) + DATALOW]
Where:
```

```
MULTIPLIER = 1 for TCNTRL = 00 (Tint = 400 ms),

MULTIPLIER = 2 for TCNTRL = 01 (Tint = 200 ms), and

MULTIPLIER = 4 for TCNTRL = 10 (Tint = 100 ms), and

<< 8 indicates a logical 8-bit shift left operation, and

TCNTRL is a 2-bit field in the configuration register (0x01)
```

## Example:

```
MULTIPLIER = 1
DATALOW = 0x9C
DATAHIGH = 0x63
Illuminance =
```

- =  $1 \times [(DATAHIGH << 8) + DATALOW] lux$
- = (0x63 << 8) + 0x9C lux
- = 0x639C lux
- = 25500 lux

Page 10

Document Feedback

[v1-00] 2016-Aug-31



## I<sup>2</sup>C Protocol

Interface and control are accomplished through an  $I^2C$  serial compatible interface (standard or fast mode) to a set of registers that provide access to device control functions and output data. The devices support the 7-bit  $I^2C$  addressing protocol.

The I<sup>2</sup>C standard provides for three types of bus transaction: read, write, and a combined protocol (Figure 15). During a write operation, the first byte written is a command byte followed by data. In a combined protocol, the first byte written is the command byte followed by reading a series of bytes. If a read command is issued, the register address from the previous command will be used for data access. Likewise, if the MSB of the command is not set, the device will write a series of bytes at the address stored in the last valid command with a register address. The command byte contains either control information or a 5-bit register address. The control commands can also be used to clear interrupts.

The I<sup>2</sup>C bus protocol was developed by Philips (now NXP). For a complete description of the I<sup>2</sup>C protocol, please review the NXP I<sup>2</sup>C design specification at:

http://www.i2c-bus.org/references/.

Figure 15: I<sup>2</sup>C Protocols



ams Datasheet Page 11
[v1-00] 2016-Aug-31 Document Feedback



# **Register Description**

The device is controlled and monitored by data registers and a command register accessed through the serial interface. These registers provide for a variety of control functions and can be read to determine results of the ADC conversions.

Figure 16: Register Set

| Address | Register Name | R/W | R/W Register Function                   |      |
|---------|---------------|-----|-----------------------------------------|------|
|         | COMMAND       | W   | W Specifies register address            |      |
| 0x00    | CONTROL       | R/W | R/W Power ON/OFF and single cycle       |      |
| 0x01    | CONFIG        | R/W | R/W Powersave Enable / Integration Time |      |
| 0x04    | DATALOW       | R   | ALS Data LOW Register                   | 0x00 |
| 0x05    | DATAHIGH      | R   | R ALS Data HIGH Register                |      |
| 0x0A    | ID            | R   | R Device ID                             |      |

The mechanics of accessing a specific register depends on the specific protocol used (see I<sup>2</sup>C Protocol). In general, the COMMAND register is written first to specify the specific control/status register for following read/write operations.

There are 16 register locations, but only 5 registers are implemented. To make the register read process more efficient when reading multiple bytes of data as in the combined format protocol, the address index pointer is automatically incremented to skip over the unused registers, as shown in Figure below.

Address in hex Address increments by 1 except where noted: Cycle is 0h, Ah, Bh, Ch, Dh, 0h

Figure 17:
Combined Format Read Cycle Pattern



Page 12ams DatasheetDocument Feedback[v1-00] 2016-Aug-31



# **Command Register**

The COMMAND register specifies the address of the target register for future write and read operations. It contains two user fields as described below and defaults to 0x00 at power-on.

Figure 18: **Command Register** 

7 6 5 4 3 2 0 COMMAND Reserved **ADDRESS** 

| Fields   | Bits | Description                                                                                  |
|----------|------|----------------------------------------------------------------------------------------------|
| COMMAND  | 7    | Select Command Register. Must write as 1.                                                    |
| Reserved | 6:4  | Reserved. Write as 0.                                                                        |
| ADDRESS  | 3:0  | Address register. Selects the specific register for write and read transactions that follow. |

# Control Register (0x00)

The CONTROL register is used to power the device ON/OFF and single cycle.

Figure 19: **Control Register** 

7 6 5 4 3 2 1 0 Reserved MODE

| Fields   | Bits | Description                                                         |                                                |            |
|----------|------|---------------------------------------------------------------------|------------------------------------------------|------------|
| Reserved | 7:2  | Reserved. Write as 0.                                               |                                                |            |
|          |      | Operating Mode. This two-bit field controls the mode of the device: |                                                |            |
|          | 10   | Field Value                                                         | Function                                       |            |
| MODE     |      | 1:0                                                                 | 00                                             | Power Down |
| WODL     | 1.0  | 01                                                                  | Reserved                                       |            |
|          |      | 10                                                                  | Run a single ADC cycle and return to PowerDown |            |
|          |      | 11                                                                  | Normal Operation                               |            |

ams Datasheet Page 13 **Document Feedback** 



# **Configuration Register (0x01)**

The CONFIGURATION register controls the integration timer and power saving enabling through two user fields.

Figure 20: Configuration Register

 7
 6
 5
 4
 3
 2
 1
 0

 Reserved
 TCNTRL

| Fields    | Bits | Description                              |                                                                                                                                      |                           |  |  |
|-----------|------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|
| Reserved  | 7:4  | Reserved. Write                          | as 0.                                                                                                                                |                           |  |  |
| PSAVESKIP | 3    |                                          | PowerSave Mode. When asserted, the power save states are skipped following a light integration cycle for shorter sampling rates (1). |                           |  |  |
| Reserved  | 2    | Reserved. Write as 0.                    |                                                                                                                                      |                           |  |  |
|           |      | Timer Control sets the integration time. |                                                                                                                                      |                           |  |  |
|           |      | Field Value                              | Multiplier                                                                                                                           | Purpose                   |  |  |
| TCNTRL    | 1:0  | 00                                       | 1×                                                                                                                                   | T <sub>int</sub> = 400 ms |  |  |
| ICIVIAL   | 1:0  | 01                                       | 2×                                                                                                                                   | T <sub>int</sub> = 200 ms |  |  |
|           |      | 10                                       | 4×                                                                                                                                   | T <sub>int</sub> = 100 ms |  |  |
|           |      | 11                                       |                                                                                                                                      | Reserved                  |  |  |

#### Note(s):

## ALS Data Registers (0x04 - 0x05)

The ADC data is expressed as a 16-bit word stored in two 8-bit registers. The read-only ADC data registers DATALOW and DATAHIGH provide the low and high bytes, respectively, of the 16-bit ADC conversion value. The conversion value translates directly to units of lux.

Figure 21: ALS Data Registers

| Register | Address | Bits | Description              |
|----------|---------|------|--------------------------|
| DATALOW  | 0x04    | 7:0  | ADC conversion low byte  |
| DATAHIGH | 0x05    | 7:0  | ADC conversion high byte |

Page 14ams DatasheetDocument Feedback[v1-00] 2016-Aug-31

 $<sup>1.</sup> When PSAVESKIP = 0, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical total cycle time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP = 1, the typical time is T_{int} + (60/MULTIPLIER) ms. When PSAVESKIP$ 



# ID Register (0x0A)

The ID register is a read-only register that provides the value for the part number. The PARTNO field indicates the part number of each device given in the Available Options section and will remain constant.

Figure 22: **ID** Register

| 7 | 6      | 5 | 4 | 3        | 2 | 1 | 0 |
|---|--------|---|---|----------|---|---|---|
|   | PARTNO |   |   | Reserved |   |   |   |

| Fields   | Bits | Description |                    |  |  |
|----------|------|-------------|--------------------|--|--|
|          |      | Field Value | Device Part Number |  |  |
|          |      | 1000        | TSL45317           |  |  |
| PARTNO   | 7:4  | 1001        | TSL45313           |  |  |
|          |      | 1010        | TSL45315           |  |  |
|          |      | 1011        | TSL45311           |  |  |
| Reserved | 3:0  | Reserved    |                    |  |  |

The ID register is useful for validating the device type and for verifying the functionality of the interface. When used for this purpose, it is recommended that the Reserved field be masked out as follows:

• Value = ID AND 0xF0 where, AND represents a bit-wise AND function

ams Datasheet Page 15 **Document Feedback** 



# **Application Information: Hardware**

# **Power Supply Decoupling**

The power supply lines must be decoupled with a  $0.1-\mu F$  capacitor placed as close to the device package as possible. The bypass capacitor should have low effective series resistance (ESR) and effective series inductance (ESI), such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents caused by internal logic switching.

## **PCB Pad Layout**

Suggested PCB pad layout guidelines for the CL package is shown in Figure 23.

Figure 23: Suggested CL Package PCB Layout



#### Note(s):

- 1. All linear dimensions are in millimeters.
- 2. This drawing is subject to change without notice.

Page 16ams DatasheetDocument Feedback[v1-00] 2016-Aug-31



# **Package Drawings & Markings**

Figure 24:
Package CL – ChipLED Packaging Configuration



## Note(s):

- 1. All linear dimensions are in millimeters.
- 2. The die is offset within the package to center the photodiode array to the solder contacts within a tolerance of  $\pm\,50~\mu m.$
- $3. \, Package \, top \, surface \, is \, molded \, with \, an \, electrically \, nonconductive \, yellow \, clear \, plastic \, compound \, having \, an \, index \, of \, refraction \, of \, 1.55.$
- 4. Contact finish is copper alloy A194 with pre-plated NiPdAu lead finish.
- 5. Bottom pin 1 indicator is electrically connected to pin 1.
- 6. This package contains no lead (Pb).
- 7. This drawing is subject to change without notice.

ams Datasheet Page 17
[v1-00] 2016-Aug-31 Document Feedback



# **Carrier Tape & Reel Information**

Figure 25: Package CL Carrier Tape



#### Note(s):

- 1. All linear dimensions are in millimeters. Dimension tolerance is  $\pm$  0.10 mm unless otherwise noted.
- 2. The dimensions on this drawing are for illustrative purposes only. Dimensions of an actual carrier may vary slightly.
- 3. Symbols on drawing  $\rm A_{o}, \, B_{o}, \, and \, K_{o}$  are defined in ANSI EIA Standard 481-B 2001.
- 4. Each reel is 178 millimeters in diameter and contains 3500 parts.
- 5. ams packaging tape and reel conform to the requirements of EIA Standard 481-B.
- 6. In accordance with EIA standard, device pin 1 is located next to the sprocket holes in the tape.
- 7. This drawing is subject to change without notice.

Page 18ams DatasheetDocument Feedback[v1-00] 2016-Aug-31



# Soldering & Storage Information

## **Soldering Information**

The CL package has been tested and has demonstrated an ability to be reflow soldered to a PCB substrate.

The solder reflow profile describes the expected maximum heat exposure of components during the solder reflow process of product on a PCB. Temperature is measured on top of component. The components should be limited to a maximum of three passes through this solder reflow profile.

Figure 26: Solder Reflow Profile

| Parameter                                            | Reference         | Device         |
|------------------------------------------------------|-------------------|----------------|
| Average temperature gradient in preheating           |                   | 2.5°C/s        |
| Soak time                                            | t <sub>soak</sub> | 2 to 3 minutes |
| Time above 217°C (T <sub>1</sub> )                   | t <sub>1</sub>    | Max 60 s       |
| Time above 230°C (T <sub>2</sub> )                   | t <sub>2</sub>    | Max 50 s       |
| Time above T <sub>peak</sub> -10°C (T <sub>3</sub> ) | t <sub>3</sub>    | Max 10 s       |
| Peak temperature in reflow                           | T <sub>peak</sub> | 260°C          |
| Temperature gradient in cooling                      |                   | Max -5°C/s     |

Figure 27: Solder Reflow Profile Graph



#### Note(s):

1. Not to scale – for reference only.

ams Datasheet Page 19
[v1-00] 2016-Aug-31 Document Feedback



## **Storage Information**

## **Moisture Sensitivity**

Optical characteristics of the device can be adversely affected during the soldering process by the release and vaporization of moisture that has been previously absorbed into the package. To ensure the package contains the smallest amount of absorbed moisture possible, each device is baked prior to being dry packed for shipping. Devices are dry packed in a sealed aluminized envelope called a moisture-barrier bag with silica gel to protect them from ambient moisture during shipping, handling, and storage before use.

#### Shelf Life

The calculated shelf life of the device in an unopened moisture barrier bag is 12 months from the date code on the bag when stored under the following conditions:

· Shelf Life: 12 months

• Ambient Temperature: < 40°C

• Relative Humidity: < 90%

Rebaking of the devices will be required if the devices exceed the 12 month shelf life or the Humidity Indicator Card shows that the devices were exposed to conditions beyond the allowable moisture region.

#### Floor Life

The CL package has been assigned a moisture sensitivity level of MSL 3. As a result, the floor life of devices removed from the moisture barrier bag is 168 hours from the time the bag was opened, provided that the devices are stored under the following conditions:

• Floor Life: 168 hours

• Ambient Temperature: < 30°C

• Relative Humidity: < 60%

If the floor life or the temperature/humidity conditions have been exceeded, the devices must be rebaked prior to solder reflow or dry packing.

## **Rebaking Instructions**

When the shelf life or floor life limits have been exceeded, rebake at 50°C for 12 hours.

Page 20
Document Feedback
[v1-00] 2016-Aug-31



# **Ordering & Contact Information**

Figure 28: **Ordering Information** 

| Ordering Code | Device   | Address | Package-Leads | Interface Description                               |
|---------------|----------|---------|---------------|-----------------------------------------------------|
| TSL45311CL    | TSL45311 | 0x39    | CL-4          | $I^2CV_{BUS} = V_{DD}$ Interface                    |
| TSL45313CL    | TSL45313 | 0x39    | CL-4          | I <sup>2</sup> C V <sub>BUS</sub> = 1.8 V Interface |
| TSL45315CL    | TSL45315 | 0x29    | CL-4          | $I^2CV_{BUS} = V_{DD}$ Interface                    |
| TSL45317CL    | TSL45317 | 0x29    | CL-4          | I <sup>2</sup> C V <sub>BUS</sub> = 1.8 V Interface |

Buy our products or get free samples online at:

www.ams.com/ICdirect

Technical Support is available at:

www.ams.com/Technical-Support

Provide feedback about this document at:

www.ams.com/Document-Feedback

For further information and requests, e-mail us at:

ams\_sales@ams.com

For sales offices, distributors and representatives, please visit: www.ams.com/contact

## Headquarters

ams AG **Tobelbader Strasse 30** 8141 Premstaetten Austria, Europe

Tel: +43 (0) 3136 500 0 Website: www.ams.com

ams Datasheet Page 21 **Document Feedback** 



# RoHS Compliant & ams Green Statement

**RoHS:** The term RoHS compliant means that ams AG products fully comply with current RoHS directives. Our semiconductor products do not contain any chemicals for all 6 substance categories, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, RoHS compliant products are suitable for use in specified lead-free processes.

**ams Green (RoHS compliant and no Sb/Br):** ams Green defines that in addition to RoHS compliance, our products are free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

Important Information: The information provided in this statement represents ams AG knowledge and belief as of the date that it is provided. ams AG bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. ams AG has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ams AG and ams AG suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

Page 22

Document Feedback

[v1-00] 2016-Aug-31



## **Copyrights & Disclaimer**

Copyright ams AG, Tobelbader Strasse 30, 8141 Premstaetten, Austria-Europe. Trademarks Registered. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

Devices sold by ams AG are covered by the warranty and patent indemnification provisions appearing in its General Terms of Trade. ams AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein. ams AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with ams AG for current information. This product is intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by ams AG for each application. This product is provided by ams AG "AS IS" and any express or implied warranties, including, but not limited to the implied warranties of merchantability and fitness for a particular purpose are disclaimed.

ams AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of ams AG rendering of technical or other services.

ams Datasheet Page 23
[v1-00] 2016-Aug-31 Document Feedback



# **Document Status**

| Document Status          | Product Status  | Definition                                                                                                                                                                                                                                                         |
|--------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product Preview          | Pre-Development | Information in this datasheet is based on product ideas in<br>the planning phase of development. All specifications are<br>design goals without any warranty and are subject to<br>change without notice                                                           |
| Preliminary Datasheet    | Pre-Production  | Information in this datasheet is based on products in the design, validation or qualification phase of development. The performance and parameters shown in this document are preliminary without any warranty and are subject to change without notice            |
| Datasheet                | Production      | Information in this datasheet is based on products in ramp-up to full production or full production which conform to specifications in accordance with the terms of ams AG standard warranty as given in the General Terms of Trade                                |
| Datasheet (discontinued) | Discontinued    | Information in this datasheet is based on products which conform to specifications in accordance with the terms of ams AG standard warranty as given in the General Terms of Trade, but these products have been superseded and should not be used for new designs |

Page 24ams DatasheetDocument Feedback[v1-00] 2016-Aug-31



# **Revision Information**

| Changes from 112A (2012-Oct) to current revision 1-00 (2016-Aug-31)     | Page |
|-------------------------------------------------------------------------|------|
| Content of TAOS datasheet was converted to the latest <b>ams</b> design |      |
| Updated Figure 1                                                        | 1    |
| Updated Figure 4                                                        | 3    |
| Updated Figure 8                                                        | 6    |
| Updated Figure 9                                                        | 7    |
| Updated Figure 28                                                       | 21   |

### Note(s):

- 1. Page and figure numbers for the previous version may differ from page and figure numbers in the current revision.
- 2. Correction of typographical errors is not explicitly mentioned.

ams Datasheet Page 25 Document Feedback



### **Content Guide**

## 1 General Description

- 1 Key Benefits & Features
- 2 Applications
- 2 Block Diagram
- 2 Detailed Description
- 3 Pin Assignment
- 4 Absolute Maximum Ratings
- 5 Electrical Characteristics
- 7 Timing Characteristics
- 7 Timing Diagrams
- 8 Typical Operating Characteristics

## 10 Principles of Operation

- 10 Analog-to-Digital Converter
- 10 Calculating Lux

## 11 I<sup>2</sup>C Protocol

### 12 Register Description

- 13 Command Register
- 13 Control Register (0x00)
- 14 Configuration Register (0x01)
- 14 ALS Data Registers (0x04 0x05)
- 15 ID Register (0x0A)

## 16 Application Information: Hardware

- 16 Power Supply Decoupling
- 16 PCB Pad Layout

## 17 Package Drawings & Markings

18 Carrier Tape & Reel Information

## 19 Soldering & Storage Information

- 19 Soldering Information
- 20 Storage Information
- 20 Moisture Sensitivity
- 20 Shelf Life
- 20 Floor Life
- 20 Rebaking Instructions

### 21 Ordering & Contact Information

- 22 RoHS Compliant & ams Green Statement
- 23 Copyrights & Disclaimer
- 24 Document Status
- 25 Revision Information

Page 26ams DatasheetDocument Feedback[v1-00] 2016-Aug-31